

## United International University (UIU)

# Department of Computer Science and Engineering CSE 1325: DIGITAL LOGIC DESIGN, Final Fall 2023

Total Marks: **40** Duration: 2 hours

|    |                                                                                                                                                                                                                                               | Ar                                                                                                                                                                                                | ıswer <u>AI</u>                 | <u>L</u> Questions                            |                                                                             |                              |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------|------------------------------|
| 1. | You have designed a new fl                                                                                                                                                                                                                    | ip-flop na                                                                                                                                                                                        | amed <b>X</b> an                | d the excitation table fo                     | <b>x</b> flip-flop is as follows:                                           |                              |
|    |                                                                                                                                                                                                                                               | Q(t)<br>0<br>0<br>1<br>1                                                                                                                                                                          | Q(t+1) 0 1 0 1                  | X<br>1<br>0<br>0<br>1                         |                                                                             |                              |
|    | sequence <b>0101</b> . While de                                                                                                                                                                                                               | esigning<br>we outpu                                                                                                                                                                              | the circu<br>t " <b>1</b> " whe | it, consider the overlands the given sequence | which could recognize the aps of the sequence. The is recognized, otherwise |                              |
|    | A. Draw the state diagram while assigning the following coding to the states:  1 <sup>st</sup> state is coded as <b>00</b> , 2 <sup>nd</sup> state as <b>01</b> , 3 <sup>rd</sup> state as <b>11</b> , and 4 <sup>th</sup> state as <b>10</b> |                                                                                                                                                                                                   |                                 |                                               |                                                                             |                              |
|    |                                                                                                                                                                                                                                               |                                                                                                                                                                                                   |                                 |                                               |                                                                             |                              |
|    | B. Draw the state table w                                                                                                                                                                                                                     | _                                                                                                                                                                                                 | _                               | <del>-</del>                                  | -flop.                                                                      | [2]                          |
|    | C. Minimize the function                                                                                                                                                                                                                      | -                                                                                                                                                                                                 | -                               |                                               | ts for the following input                                                  | [2]                          |
|    | sequences:                                                                                                                                                                                                                                    | a sequei                                                                                                                                                                                          | mai cheu                        | iii, provide the output                       | is for the following input                                                  | [2]                          |
|    | -                                                                                                                                                                                                                                             | 0101011                                                                                                                                                                                           |                                 |                                               |                                                                             |                              |
|    | ,                                                                                                                                                                                                                                             | 0100101                                                                                                                                                                                           |                                 |                                               |                                                                             |                              |
| 2. | Design a synchronous coflops and basic gates.                                                                                                                                                                                                 | ounter to                                                                                                                                                                                         | count th                        | ne following arbitrary                        | sequence using JK flip                                                      |                              |
|    | <b>Sequence</b> : $5 \rightarrow 3 \rightarrow 1$ – numbers 0 is 2, and for m                                                                                                                                                                 |                                                                                                                                                                                                   |                                 | · · · · · · · · · · · · · · · · · · ·         | at sequence of the missing                                                  |                              |
|    | <ul><li>A. Draw the state Diagra</li><li>B. Find the state table wind</li><li>C. Minimize the function</li><li>D. Draw the circuit diagram</li></ul>                                                                                          | ith JK fli<br>ns of flip                                                                                                                                                                          | flop inpu                       | ts                                            | s and basic gates                                                           | [1.5]<br>[2.5]<br>[2]<br>[2] |
| 3. |                                                                                                                                                                                                                                               | Design a 3-bit universal shift register with the functions given in the function table below. [4] Here two control bits P and Q determine the mode of operation. Use D Flip Flops for your esign. |                                 |                                               |                                                                             |                              |
|    |                                                                                                                                                                                                                                               | P                                                                                                                                                                                                 | Q                               | Operation                                     |                                                                             |                              |
|    |                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                 | 0                               | Parallel Load                                 |                                                                             |                              |
|    |                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                 | 1                               | Clear Register to 0                           |                                                                             |                              |
|    | 1 0 Toggle 1 1 Shift Left                                                                                                                                                                                                                     |                                                                                                                                                                                                   |                                 |                                               |                                                                             |                              |
|    |                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                 | 1                               | Shirt Dort                                    |                                                                             |                              |

It's the last week of classes before the finals at UIU and you have so many tasks at hand! Class tests, quizzes, lab tests, assignment submissions, and whatnot! When you have a lot of tasks, the best way to get to them (without getting overwhelmed!) is based on their order of priority.

You thought a specialized alarm system could be quite helpful. You'll put in the first letter of the tasks you may have (given below) as the input and a priority encoder will give a 3-bit output. Here is the list of tasks with their input-output labels and priority:

| Priority    | Task                   | Input-Output |
|-------------|------------------------|--------------|
| 1 (highest) | Project Submissions    | P-010        |
| 2           | Class Tests            | C-011        |
| 3           | Lab Tests              | L-111        |
| 4           | Quizzes                | Q-001        |
| 5 (lowest)  | Assignment Submissions | A-110        |

Now, design a priority encoder that would work as your personal task manager and alarm system for this hectic week. To do it, complete the following steps:

- A. Derive the truth table of the priority encoder including the valid bit.
- B. Derive the Boolean expressions for all the outputs. [3]
- C. Draw the logic diagram using basic gates.

[2]

[3]

Suppose you are designing an access control system for a secure facility. The system uses keycards with embedded codes. There are 3 security guards in the facility and each have a keycard that is encoded with a 3 bit unique identifier. The keycards are shown below:







The access control system is only enabled from 8:00 am to 3:00 pm. That means even if the guards try to enter the facility at night, the control system won't be able to give them access. Design a combinational circuit that has an active low enabler or inverted output that recognizes the unique identifier on the keycard and grants access only to authorized individuals using decoder and NAND gate. Show the truth table and logic circuit using decoder block diagram.

6 Design a Hexadecimal to Binary Encoder.

[4]

- A. Draw the function table
- B. Write the equations for the output of your encoder.
- C. Draw the logic diagram of the encoder
- 7 Implement the following Boolean function using a 4:1 MUX and necessary basic gates.

[4]

$$F(A, B, C, D) = \Pi_M(1,2,3,4,5,11,12,15)$$

### **Excitation Tables for different Flip-Flops**

| Q(t) | Q(†+1) | D | Operation |
|------|--------|---|-----------|
| 0    | 0      | 0 | Reset     |
| 0    | 1      | 1 | Set       |
| 1    | 0      | 0 | Reset     |
| 1    | 1      | 1 | Set       |

| Q(†) | Q(t+1) | J | K | Operation        |
|------|--------|---|---|------------------|
| 0    | 0      | 0 | × | No change/reset  |
| 0    | 1      | 1 | × | Set/complement   |
| 1    | 0      | × | 1 | Reset/complement |
| 1    | 1      | × | 0 | No change/set    |